### ECE 310 Project 3 Report

Chinmay Shende

April 18, 2025

#### Abstract

This report presents a Verilog implementation of a serial BCD arithmetic unit that adds and subtracts multi-digit decimal values over a single data line. The high-level architecture is shown in Figure 1. Representative simulation waveforms are given in Figures 2 and 3, and synthesis results are summarized at a high level in Section 5, with detailed reports shown in Figures 4 and 5. The design cleanly separates packet sequencing, parallel BCD arithmetic, and output serialization, demonstrating a modular approach to mixed serial–parallel decimal processing in hardware.

### 1 Introduction, Background, and Theory

A serial BCD ALU was designed to perform addition and subtraction on two 4-digit decimal values transmitted bit-serially. Each decimal digit is encoded in 4-bit BCD (weights 8-4-2-1). BCD addition requires a +6 correction when a digit sum exceeds 9; BCD subtraction uses digit-wise 9's-complement plus one.

Input packets are 41 bits: an 8-bit header (8'hA5), a 1-bit operation code (0 = add, 1 = subtract), and two 16-bit BCD operands. After header detection, bits shift into a 41-bit SIPO; the operands and op code latch for parallel arithmetic; the resulting 5-digit BCD (20 bits) plus an 8-bit output header (8'h96) are then serialized out via a 28-bit PISO.

## 2 Design Approach

Figure 1 shows the top-level block diagram, matching the pen-and-paper architecture.

#### 2.1 Reset and Sequencing

A synchronous active-high reset initializes all registers (SIPO, PISO, counters, flags) to zero, ensuring a known state. A 41-bit shift register captures incoming bits; header detection compares sipo[40:33]==8'hA5 to identify packet start and clear the SIPO for non-overlapping sequence detection.

#### 2.2 Operation Decoding

On header detection, the next bit (sipo[32]) is latched into op\_reg, choosing addition or subtraction. The following 16 bits become operand A (A\_reg) and the next 16 bits operand B (B\_reg).

#### 2.3 Arithmetic Datapath

Two parallel instances of a 4-digit BCD adder (module BCD4) compute:

- Addition: A + B with digit-wise +6 correction when a nibble sum ?9.
- Subtraction: A + (9's-complement of B) + 1, generating sub\_S and a carry which is discarded.

#### 2.4 Result Assembly and Serialization

For subtraction, the MS digit is zero; for addition, it is the final carry:

A 28-bit PISO then shifts {8'h96, result\_data} out MSB first over 28 cycles. Continuous input streams and variable idle cycles (padding) are supported without interruption.

## 3 Implementation and Key Code Segments

#### 3.1 1-digit BCD Adder (BCD1)

#### 3.2 4-digit BCD Chain (BCD4)

#### 3.3 Top-level Module (Project3)

Key points:

- 41-bit SIPO with synchronous clear on header detection.
- Latching of op\_reg, A\_reg, B\_reg on header.
- Generation of 9's-complement (B9) and parallel add/sub modules.
- 28-bit PISO for output header + result.

## 4 Results & Analysis

All 64 test vectors passed, confirming:

• Correct reset behavior (all zeros on reset).

- Accurate header detection and opcode decoding.
- Proper operand deserialization.
- Correct BCD addition and subtraction (with carry-drop).
- Output header, serialization, and timing (41 input + 28 output cycles).
- Continuous operation with padding.

#### 4.1 Waveform Snapshots

Figures 2 and 3 show representative waveforms illustrating packet reception, ALU execution, and result serialization.

## 5 Synthesis Results and Comparison

The Verilog RTL was synthesized to verify that the register-transfer structure maps cleanly into actual hardware. The synthesis tool confirmed that the modular SIPO, BCD arithmetic chain, and PISO all translate into straightforward combinational and sequential logic without excessive optimization or resource overhead. Timing analysis showed the design meets the specified clock period, confirming that the division of functions into clear stages (sequence detection, parallel computation, serialization) supports reliable operation.

#### 6 Conclusions

The project successfully implemented a packet-based serial BCD ALU in Verilog, fulfilling the requirements for reset behavior, header detection, opcode decoding, operand deserialization, arithmetic correctness (add/sub), output serialization, and continuous operation. The block-diagram architecture translated directly into modular RTL, enabling straightforward testing and debugging. Waveform snapshots confirmed correct functionality across all test cases, and the synthesis figures (Figures 4 and 5) verified clean mapping to hardware logic with no undue overhead. Overall, this work demonstrates a robust methodology for integrating serial data interfaces with parallel decimal arithmetic in HDL, providing a foundation that can be extended to wider operand widths or deeper pipelining in future iterations.

This report was compiled using LATEX.



# <u>PISO</u>



# <u>ALU</u>



Figure 1: Serial BCD ALU architecture.



Figure 2: Simulation waveform snapshot.

| <b>¼</b> ор         | 0        |          |
|---------------------|----------|----------|
| > <b>W</b> jj[31:0] | 0000000f | 0000000f |
| > W CLK_F31:0]      | 00000064 | 00000054 |
| ↓ CLK_PERIOD        | 10.0     | 10.0     |
| ↓ CLK_HRIOD         | 5.0      | 5.0      |
| > W MAX_N1:0]       | 00000080 | 00000000 |
| > W NUM_T31:0       | 00000040 | 0000040  |
| > W MAX_N31:0]      | 00000008 | 0000008  |
| > W RESUL31:0]      | 00000064 | 0000064  |
| > W RESUL1:0]       | 00000008 | 00000003 |
| > W INPUT31:0       | 00000029 | 0000029  |
| > W MAX_IN31:0      | 00000010 | 0000010  |
| > W OUTPU31:0       | 0000001  | 000001c  |
| > W INPUT31:0]      | 00000039 | 0000059  |
| > W DEBUG1:0]       | 00000002 | 0000002  |
|                     |          |          |

Figure 3: Simulation waveform snapshot.



Figure 4: Synthesis snapshot



Figure 5: Synthesis snapshot